cah f2901c6366 docs: add OpenLane hardening results and critical path analysis
Documents 4 hardening runs with timing/area/DRC results. Identifies
SYNDROME state as critical path bottleneck (222 logic levels, 49 ns)
and proposes 2-stage pipeline fix to meet 50 MHz target.

Co-Authored-By: Claude Opus 4.6 <noreply@anthropic.com>
2026-03-02 17:03:35 -07:00
Description
No description provided
1 MiB
Languages
Python 82.5%
SystemVerilog 17%
Makefile 0.5%